* [PATCH 0/3] fixes and sanity checks for mxs pinmuxing @ 2014-10-23 22:45 Uwe Kleine-König 2014-10-23 22:45 ` [PATCH 1/3] mxs: iomux-imx28: Fix keeper/pullup/drive strength/voltage flags Uwe Kleine-König ` (4 more replies) 0 siblings, 5 replies; 10+ messages in thread From: Uwe Kleine-König @ 2014-10-23 22:45 UTC (permalink / raw) To: barebox Hello, this series helped me to find pinmuxing problems on an i.MX28 machine. The pins either have a pull up, a bit keeper or neither. For example the pin ENET0_RXD2 has a bit keeper, and so doing imx_gpio_mode(ENET0_RXD2 | VE_3_3V | STRENGTH(S8MA) | PULLUP(1)) obviously couldn't enable the pull up as requested. Instead it enabled the bit keeper. With this series the above call results in a message that the mode is invalid and the pullup and bitkeeper register settings are not touched. Note that I didn't test on i.MX23 even though this SoC is affected, too. I currently don't have an i.MX23 handy, so I couldn't test this part. Uwe Kleine-König (3): mxs: iomux-imx28: Fix keeper/pullup/drive strength/voltage flags mxs: iomux-imx23/imx28: unify mode definition mxs: iomux-imx23/imx28: add additional checks on mode arch/arm/mach-mxs/include/mach/iomux-imx23.h | 61 --------------- arch/arm/mach-mxs/include/mach/iomux-imx28.h | 112 +++++++-------------------- arch/arm/mach-mxs/include/mach/iomux.h | 82 ++++++++++++++++++++ arch/arm/mach-mxs/iomux-imx.c | 23 +++++- 4 files changed, 127 insertions(+), 151 deletions(-) -- 2.1.1 _______________________________________________ barebox mailing list barebox@lists.infradead.org http://lists.infradead.org/mailman/listinfo/barebox ^ permalink raw reply [flat|nested] 10+ messages in thread
* [PATCH 1/3] mxs: iomux-imx28: Fix keeper/pullup/drive strength/voltage flags 2014-10-23 22:45 [PATCH 0/3] fixes and sanity checks for mxs pinmuxing Uwe Kleine-König @ 2014-10-23 22:45 ` Uwe Kleine-König 2014-10-23 22:46 ` [PATCH 2/3] mxs: iomux-imx23/imx28: unify mode definition Uwe Kleine-König ` (3 subsequent siblings) 4 siblings, 0 replies; 10+ messages in thread From: Uwe Kleine-König @ 2014-10-23 22:45 UTC (permalink / raw) To: barebox Double check all pin's BK, PE, SE and VE flags and correct wrong definitions using i.MX28 Applications Processor Reference Manual, Rev 2, 08/2013. Fixes: b1df39c28c7f (mxs: Add remaining i.MX28 iomux configurations) Fixes: e2cee7cb6790 (mxs: add support for mx28-evk) Fixes: 03e61e1bd967 (STM378x: Add i.MX28 architecture) Signed-off-by: Uwe Kleine-König <u.kleine-koenig@pengutronix.de> --- arch/arm/mach-mxs/include/mach/iomux-imx28.h | 52 ++++++++++++++-------------- 1 file changed, 26 insertions(+), 26 deletions(-) diff --git a/arch/arm/mach-mxs/include/mach/iomux-imx28.h b/arch/arm/mach-mxs/include/mach/iomux-imx28.h index 82918cf851b1..c9ab8a93aea2 100644 --- a/arch/arm/mach-mxs/include/mach/iomux-imx28.h +++ b/arch/arm/mach-mxs/include/mach/iomux-imx28.h @@ -268,9 +268,9 @@ #define SSP3_CMD_ENET1_1588_EVENT0_IN (FUNC(2) | PORTF(2, 25) | SE | VE | PE) #define SSP3_CMD_GPIO (FUNC(3) | PORTF(2, 25) | SE | VE | PE) #define SSP3_SCK (FUNC(0) | PORTF(2, 24) | SE | VE | PE) -#define SSP3_SCK_AUART4_TX (FUNC(1) | PORTF(2, 24) | SE | VE | PE) -#define SSP3_SCK_ENET1_1588_EVENT0_OUT (FUNC(2) | PORTF(2, 24) | SE | VE | PE) -#define SSP3_SCK_GPIO (FUNC(3) | PORTF(2, 24) | SE | VE | PE) +#define SSP3_SCK_AUART4_TX (FUNC(1) | PORTF(2, 24) | SE | VE | BK) +#define SSP3_SCK_ENET1_1588_EVENT0_OUT (FUNC(2) | PORTF(2, 24) | SE | VE | BK) +#define SSP3_SCK_GPIO (FUNC(3) | PORTF(2, 24) | SE | VE | BK) #define SSP2_D5 (FUNC(0) | PORTF(2, 21) | SE | VE | PE) #define SSP2_D5_SSP2_D2 (FUNC(1) | PORTF(2, 21) | SE | VE | PE) #define SSP2_D5_USB0_OC (FUNC(2) | PORTF(2, 21) | SE | VE | PE) @@ -291,9 +291,9 @@ #define SSP2_CMD_AUART2_TX (FUNC(1) | PORTF(2, 17) | SE | VE | PE) #define SSP2_CMD_SAIF0_SDATA2 (FUNC(2) | PORTF(2, 17) | SE | VE | PE) #define SSP2_CMD_GPIO (FUNC(3) | PORTF(2, 17) | SE | VE | PE) -#define SSP2_SCK (FUNC(0) | PORTF(2, 16) | SE | VE | PE) -#define SSP2_SCK_AUART2_RX (FUNC(1) | PORTF(2, 16) | SE | VE | PE) -#define SSP2_SCK_SAIF0_SDATA1 (FUNC(2) | PORTF(2, 16) | SE | VE | PE) +#define SSP2_SCK (FUNC(0) | PORTF(2, 16) | SE | VE | BK) +#define SSP2_SCK_AUART2_RX (FUNC(1) | PORTF(2, 16) | SE | VE | BK) +#define SSP2_SCK_SAIF0_SDATA1 (FUNC(2) | PORTF(2, 16) | SE | VE | BK) #define SSP2_SCK_GPIO (FUNC(3) | PORTF(2, 16) | SE | VE | PE) #define SSP1_D3 (FUNC(0) | PORTF(2, 15) | SE | VE | PE) #define SSP1_D3_SSP2_D7 (FUNC(1) | PORTF(2, 15) | SE | VE | PE) @@ -339,13 +339,13 @@ #define SSP0_D0_GPIO (FUNC(3) | PORTF(2, 0) | SE | VE | PE) /* Bank 3, GPIO pins 96 ... 127 */ -#define LCD_RESET (FUNC(0) | PORTF(3, 30)) -#define LCD_RESET_LCD_VSYNC (FUNC(1) | PORTF(3, 30)) -#define LCD_RESET_GPIO (FUNC(3) | PORTF(3, 30)) -#define PWM4 (FUNC(0) | PORTF(3, 29)) -#define PWM4_GPIO (FUNC(3) | PORTF(3, 29)) -#define PWM3 (FUNC(0) | PORTF(3, 28)) -#define PWM3_GPIO (FUNC(3) | PORTF(3, 28)) +#define LCD_RESET (FUNC(0) | PORTF(3, 30) | SE | VE | BK) +#define LCD_RESET_LCD_VSYNC (FUNC(1) | PORTF(3, 30) | SE | VE | BK) +#define LCD_RESET_GPIO (FUNC(3) | PORTF(3, 30) | SE | VE | BK) +#define PWM4 (FUNC(0) | PORTF(3, 29) | SE | VE | BK) +#define PWM4_GPIO (FUNC(3) | PORTF(3, 29) | SE | VE | BK) +#define PWM3 (FUNC(0) | PORTF(3, 28) | SE | VE | BK) +#define PWM3_GPIO (FUNC(3) | PORTF(3, 28) | SE | VE | BK) #define SPDIF_TX (FUNC(0) | PORTF(3, 27) | SE | VE | BK) #define SPDIF_TX_ENET1_RX_ER (FUNC(2) | PORTF(3, 27) | SE | VE | BK) #define SPDIF_TX_GPIO (FUNC(3) | PORTF(3, 27) | SE | VE | BK) @@ -377,23 +377,23 @@ #define SAIF0_MCLK_PWM3 (FUNC(1) | PORTF(3, 20) | SE | VE | BK) #define SAIF0_MCLK_AUART4_CTS (FUNC(2) | PORTF(3, 20) | SE | VE | BK) #define SAIF0_MCLK_GPIO (FUNC(3) | PORTF(3, 20) | SE | VE | BK) -#define PWM2 (FUNC(0) | PORTF(3, 18)) -#define PWM2_USB0_ID (FUNC(1) | PORTF(3, 18)) -#define PWM2_USB1_OC (FUNC(2) | PORTF(3, 18)) -#define PWM2_GPIO (FUNC(3) | PORTF(3, 18)) -#define PWM1 (FUNC(0) | PORTF(3, 17)) -#define PWM1_I2C1_SDA (FUNC(1) | PORTF(3, 17)) -#define PWM1_DUART_TX (FUNC(2) | PORTF(3, 17)) -#define PWM1_GPIO (FUNC(3) | PORTF(3, 17)) -#define PWM0 (FUNC(0) | PORTF(3, 16)) -#define PWM0_I2C1_SCL (FUNC(1) | PORTF(3, 16)) -#define PWM0_DUART_RX (FUNC(2) | PORTF(3, 16)) -#define PWM0_GPIO (FUNC(3) | PORTF(3, 16)) +#define PWM2 (FUNC(0) | PORTF(3, 18) | SE | VE | PE) +#define PWM2_USB0_ID (FUNC(1) | PORTF(3, 18) | SE | VE | PE) +#define PWM2_USB1_OC (FUNC(2) | PORTF(3, 18) | SE | VE | PE) +#define PWM2_GPIO (FUNC(3) | PORTF(3, 18) | SE | VE | PE) +#define PWM1 (FUNC(0) | PORTF(3, 17) | SE | VE | BK) +#define PWM1_I2C1_SDA (FUNC(1) | PORTF(3, 17) | SE | VE | BK) +#define PWM1_DUART_TX (FUNC(2) | PORTF(3, 17) | SE | VE | BK) +#define PWM1_GPIO (FUNC(3) | PORTF(3, 17) | SE | VE | BK) +#define PWM0 (FUNC(0) | PORTF(3, 16) | SE | VE | BK) +#define PWM0_I2C1_SCL (FUNC(1) | PORTF(3, 16) | SE | VE | BK) +#define PWM0_DUART_RX (FUNC(2) | PORTF(3, 16) | SE | VE | BK) +#define PWM0_GPIO (FUNC(3) | PORTF(3, 16) | SE | VE | BK) #define AUART3_RTS (FUNC(0) | PORTF(3, 15) | SE | VE | BK) #define AUART3_RTS_CAN1_RX (FUNC(1) | PORTF(3, 15) | SE | VE | BK) #define AUART3_RTS_ENET0_1588_EVENT1_IN (FUNC(2) | PORTF(3, 15) | SE | VE | BK) #define AUART3_RTS_GPIO (FUNC(3) | PORTF(3, 15) | SE | VE | BK) -#define AUART3_CTS (FUNC(0) | PORTF(3, 14) | SE | VE | BK | BK) +#define AUART3_CTS (FUNC(0) | PORTF(3, 14) | SE | VE | BK) #define AUART3_CTS_CAN1_TX (FUNC(1) | PORTF(3, 14) | SE | VE | BK) #define AUART3_CTS_ENET0_1588_EVENT1_OUT (FUNC(2) | PORTF(3, 14) | SE | VE | BK) #define AUART3_CTS_GPIO (FUNC(3) | PORTF(3, 14) | SE | VE | BK) -- 2.1.1 _______________________________________________ barebox mailing list barebox@lists.infradead.org http://lists.infradead.org/mailman/listinfo/barebox ^ permalink raw reply [flat|nested] 10+ messages in thread
* [PATCH 2/3] mxs: iomux-imx23/imx28: unify mode definition 2014-10-23 22:45 [PATCH 0/3] fixes and sanity checks for mxs pinmuxing Uwe Kleine-König 2014-10-23 22:45 ` [PATCH 1/3] mxs: iomux-imx28: Fix keeper/pullup/drive strength/voltage flags Uwe Kleine-König @ 2014-10-23 22:46 ` Uwe Kleine-König 2014-10-24 7:50 ` Juergen Borleis 2014-11-03 12:18 ` Sascha Hauer 2014-10-23 22:46 ` [PATCH 3/3] mxs: iomux-imx23/imx28: add additional checks on mode Uwe Kleine-König ` (2 subsequent siblings) 4 siblings, 2 replies; 10+ messages in thread From: Uwe Kleine-König @ 2014-10-23 22:46 UTC (permalink / raw) To: barebox i.MX23 and i.MX28 iomux mode definitions differ for no good reason. Compared to the two previous definitions this introduces a few flags that are not used yet but this changes in the next commit to detect broken definitions. Apart from different constants this commit intends to be a no-op. If there are changes in the register values there is either a bug in this patch or the used mode is broken (e.g. a pullup value is defined for a pin that has a bitkeeper). Signed-off-by: Uwe Kleine-König <u.kleine-koenig@pengutronix.de> --- arch/arm/mach-mxs/include/mach/iomux-imx23.h | 61 --------------------- arch/arm/mach-mxs/include/mach/iomux-imx28.h | 60 -------------------- arch/arm/mach-mxs/include/mach/iomux.h | 82 ++++++++++++++++++++++++++++ 3 files changed, 82 insertions(+), 121 deletions(-) diff --git a/arch/arm/mach-mxs/include/mach/iomux-imx23.h b/arch/arm/mach-mxs/include/mach/iomux-imx23.h index 39d69810ef08..1e225f8fc51b 100644 --- a/arch/arm/mach-mxs/include/mach/iomux-imx23.h +++ b/arch/arm/mach-mxs/include/mach/iomux-imx23.h @@ -9,72 +9,11 @@ * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. - * */ -/* 3322222222221111111111 - * 10987654321098765432109876543210 - * ^^^_ Register Number - * ^^^^____ Bit offset - * ^^________ Function - * ^__________ Drive strength feature present - * ^___________ Pull up present - * ^^____________ Drive strength setting - * ^______________ Pull up / bit keeper setting - * ^_______________ Voltage select present - * ^________________ Voltage selection - * ^____________________ direction if enabled as GPIO (1 = output) - * ^_____________________ initial output value if enabled as GPIO and configured as output - * ^______________________ Bit keeper present - */ #ifndef __ASM_MACH_IOMUX_MX23_H #define __ASM_MACH_IOMUX_MX23_H -/* control pad's function */ -#define FBIT_SHIFT (3) -#define PORTF(bank,bit) (((bit) << FBIT_SHIFT) | (bank)) -#define GET_PORTF(x) ((x) & 0x7) -#define GET_FBITPOS(x) (((x) >> FBIT_SHIFT) & 0xf) -#define GET_GPIO_NO(x) ((GET_PORTF(x) << 4) + GET_FBITPOS(m)) -#define FUNC_SHIFT 7 -#define FUNC(x) ((x) << FUNC_SHIFT) -#define GET_FUNC(x) (((x) >> FUNC_SHIFT) & 3) -#define IS_GPIO (3) - -/* control pad's GPIO feature if enabled */ -#define GPIO_OUT (1 << 19) -#define GPIO_VALUE(x) ((x) << 20) -#define GPIO_IN (0 << 19) -#define GET_GPIODIR(x) (!!((x) & (1 << 19))) -#define GET_GPIOVAL(x) (!!((x) & (1 << 20))) - -/* control pad's drive strength */ -#define SE (1 << 9) -#define SE_PRESENT(x) (!!((x) & SE)) -#define STRENGTH(x) ((x) << 11) -#define S4MA 0 /* used to define a 4 mA drive strength */ -#define S8MA 1 /* used to define a 8 mA drive strength */ -#define S12MA 2 /* used to define a 12 mA drive strength */ -#define S16MA 3 /* used to define a 16 mA drive strength, not all pads can drive this current! */ -#define GET_STRENGTH(x) (((x) >> 11) & 0x3) - -/* control pad's pull up / bit keeper feature */ -#define PE (1 << 10) -#define BK (1 << 21) -#define PE_PRESENT(x) (!!((x) & PE)) -#define BK_PRESENT(x) (!!((x) & BK)) -#define PULLUP(x) ((x) << 13) -#define BITKEEPER(x) ((x) << 14) -#define GET_PULLUP(x) (!!((x) & (1 << 13))) -#define GET_BITKEEPER(x) (!!((x) & BITKEEPER(1))) - -/* control pad's voltage feature */ -#define VE (1 << 14) -#define VE_PRESENT(x) (!!((x) & VE)) -#define VE_1_8V (0 << 15) -#define VE_2_5V (0 << 15) /* don't ask my why, RTFM */ -#define GET_VOLTAGE(x) (!!((x) & (1 << 15))) - /* Bank 0, pins 0 ... 15, GPIO pins 0 ... 15 */ #define GPMI_D15 (FUNC(0) | PORTF(0, 15) | SE | PE) #define GPMI_D15_AUART2_TX (FUNC(1) | PORTF(0, 15) | SE | PE) diff --git a/arch/arm/mach-mxs/include/mach/iomux-imx28.h b/arch/arm/mach-mxs/include/mach/iomux-imx28.h index c9ab8a93aea2..6119f3caf98d 100644 --- a/arch/arm/mach-mxs/include/mach/iomux-imx28.h +++ b/arch/arm/mach-mxs/include/mach/iomux-imx28.h @@ -10,69 +10,9 @@ * GNU General Public License for more details. */ -/* 3322222222221111111111 - * 10987654321098765432109876543210 - * ^^^^^_ Bit offset - * ^^^______ Register Number - * ^^_________ Function - * ^___________ Drive strength feature present - * ^____________ Pull up present - * ^^_____________ Drive strength setting - * ^_______________ Pull up / bit keeper setting - * ^________________ Voltage select present - * ^_________________ Voltage selection - * ^_____________________ direction if enabled as GPIO (1 = output) - * ^______________________ initial output value if enabled as GPIO - * and configured as output - * ^_______________________ Bit keeper present - */ #ifndef __MACH_IOMUX_IMX28_H #define __MACH_IOMUX_IMX28_H -/* control pad's function */ -#define FBANK_SHIFT (5) -#define PORTF(bank,bit) (((bank) << FBANK_SHIFT) | (bit)) -#define GET_GPIO_NO(x) ((x) & 0xff) -#define FUNC_SHIFT 8 -#define FUNC(x) ((x) << FUNC_SHIFT) -#define GET_FUNC(x) (((x) >> FUNC_SHIFT) & 3) -#define IS_GPIO (3) - -/* control pad's GPIO feature if enabled */ -#define GPIO_OUT (1 << 20) -#define GPIO_VALUE(x) ((x) << 21) -#define GPIO_IN (0 << 20) -#define GET_GPIODIR(x) (!!((x) & (1 << 20))) -#define GET_GPIOVAL(x) (!!((x) & (1 << 21))) - -/* control pad's drive strength */ -#define SE (1 << 10) -#define SE_PRESENT(x) (!!((x) & SE)) -#define STRENGTH(x) ((x) << 12) -#define S4MA 0 /* used to define a 4 mA drive strength */ -#define S8MA 1 /* used to define a 8 mA drive strength */ -#define S12MA 2 /* used to define a 12 mA drive strength */ -#define S16MA 3 /* used to define a 16 mA drive strength, - not all pads can drive this current! */ -#define GET_STRENGTH(x) (((x) >> 12) & 0x3) - -/* control pad's pull up / bit keeper feature */ -#define PE (1 << 11) -#define BK (1 << 22) -#define PE_PRESENT(x) (!!((x) & PE)) -#define BK_PRESENT(x) (!!((x) & BK)) -#define PULLUP(x) ((x) << 14) -#define BITKEEPER(x) ((x) << 14) -#define GET_PULLUP(x) (!!((x) & PULLUP(1))) -#define GET_BITKEEPER(x) (!!((x) & BITKEEPER(1))) - -/* control pad's voltage feature */ -#define VE (1 << 15) -#define VE_PRESENT(x) (!!((x) & VE)) -#define VE_1_8V (0 << 16) -#define VE_3_3V (1 << 16) -#define GET_VOLTAGE(x) (!!((x) & (1 << 16))) - /* Bank 0, GPIO pins 0 ... 31 */ #define GPMI_RESETN (FUNC(0) | PORTF(0, 28) | SE | VE | PE) #define GPMI_RESETN_SSP3_CMD (FUNC(1) | PORTF(0, 28) | SE | VE | PE) diff --git a/arch/arm/mach-mxs/include/mach/iomux.h b/arch/arm/mach-mxs/include/mach/iomux.h index 84496c6b8497..a647439303fc 100644 --- a/arch/arm/mach-mxs/include/mach/iomux.h +++ b/arch/arm/mach-mxs/include/mach/iomux.h @@ -18,10 +18,92 @@ #include <types.h> +/* + * The muxable pins on i.MX23 are organized in 4 banks. On i.MX28 there are 7 + * banks. Each bank has up to 32 pins each. Furthermore for each pin some of the + * following properties can be configured: + * - drive strength: 4 mA, 8 mA, 12 mA or 16 mA + * - pull up enabled or bit keeper enabled (a pin cannot have both) + * - voltage: 1.8 V, 2.5 V (i.MX23 only) or 3.3 V (i.MX28 only) + * - function: 0..3, with 3 being the GPIO functionality + * + * So a configuration for a given pin can be described in an unsigned integer of + * length 32: + * - [ 4: 0] bank pin + * - [ 7: 5] bank + * - [ 8] 1 iff pin has a switchable pull up + * - [ 9] 1 iff pin has a switchable bit keeper + * - [ 10] 1 iff pin has switchable drive strength + * - [ 11] 1 iff pin has switchable voltage + * - [13:12] function + * - [ 14] 1 for enabled pull up + * - [ 15] 1 iff [14] is a valid pull up value + * - [ 16] 1 for enabled bit keeper + * - [ 17] 1 iff [16] is a valid bit keeper value + * - [19:18] value for drive strength i -> i * 4 mA + * - [ 20] 1 iff [19:18] is valid + * - [ 21] 0 for 1.8 V, 1 for 2.5 V resp. 3.3 V + * - [ 22] 1 iff [21] is valid + * - [ 23] 1 iff configure as GPIO out if function == 3 (i.e. GPIO) + * - [ 24] initial value iff configured as GPIO out + * - [ 25] error + */ + +#define BANKPIN(p) (((p) & 31) | ERROR((p) & ~31)) +#define BANK(b) ((((b) & 7) << 5) | (ERROR((b) & ~7))) +#define PE (1 << 8) +#define BK (1 << 9) +#define SE (1 << 10) +#define VE (1 << 11) +#define FUNC(f) ((((f) & 3) << 12) | (ERROR((f) & ~3))) +#define PULLUP(p) ((((p) & 1) << 14) | PEVALID | ERROR((p) & ~1)) +#define PEVALID (1 << 15) +#define BITKEEPER(b) ((((b) & 1) << 16) | BKVALID | ERROR((b) & ~1)) +#define BKVALID (1 << 17) +#define STRENGTH(s) ((((s) & 3) << 18) | SEVALID | ERROR((s) & ~3)) +#define S4MA 0 +#define S8MA 1 +#define S12MA 2 +#define S16MA 3 +#define SEVALID (1 << 20) +#define VOLTAGE(v) ((((v) & 1) << 21) | VEVALID | ERROR((v) & ~1)) +#define VE_1_8V VOLTAGE(0) +#define VEVALID (1 << 22) + +#define GPIO_OUT (1 << 23) +#define GPIO_IN (0 << 23) +#define GPIO_VALUE(v) ((((v) & 1) << 24) | ERROR((v) & ~1)) + +#define ERROR(x) (!!(x) << 25) + +#define GET_GPIO_NO(m) ((m) & 0xff) +#define GET_FUNC(m) (((m) >> 12) & 3) +#define PE_PRESENT(m) ((m) & PE) +#define GET_PULLUP(m) (((m) >> 14) & 1) +#define BK_PRESENT(m) ((m) & BK) +#define GET_BITKEEPER(m)(((m) >> 16) & 1) +#define SE_PRESENT(m) ((m) & SE) +#define GET_STRENGTH(m) (((m) >> 18) & 3) +#define VE_PRESENT(m) ((m) & VE) +#define GET_VOLTAGE(m) (((m) >> 21) & 1) +#define GET_GPIODIR(m) (!!((m) & GPIO_OUT)) +#define GET_GPIOVAL(m) (!!((m) & GPIO_VALUE(1))) +#define IS_GPIO 3 + #if defined CONFIG_ARCH_IMX23 +/* + * The pin definition of i.MX23 are strange. Bank 0's pins 0 .. 15 are defined + * using PORTF(0, 0) .. PORTF(0, 15). Its pins 16 .. 31 however use PORTF(1, 0) + * .. PORTF(1, 15). So the PORTF macro is more ugly than necessary. + */ +# define PORTF(bank,bit) (BANK((bank) / 2) | BANKPIN((((bank) & 1) << 4) | (bit)) | ERROR((bit) & ~15) | ERROR((bank) & ~7) +# define VE_2_5V VOLTAGE(1) # include <mach/iomux-imx23.h> #endif + #if defined CONFIG_ARCH_IMX28 +# define PORTF(bank,bit) (BANK(bank) | BANKPIN(bit)) +# define VE_3_3V VOLTAGE(1) # include <mach/iomux-imx28.h> #endif -- 2.1.1 _______________________________________________ barebox mailing list barebox@lists.infradead.org http://lists.infradead.org/mailman/listinfo/barebox ^ permalink raw reply [flat|nested] 10+ messages in thread
* Re: [PATCH 2/3] mxs: iomux-imx23/imx28: unify mode definition 2014-10-23 22:46 ` [PATCH 2/3] mxs: iomux-imx23/imx28: unify mode definition Uwe Kleine-König @ 2014-10-24 7:50 ` Juergen Borleis 2014-10-24 8:19 ` Uwe Kleine-König 2014-11-03 12:18 ` Sascha Hauer 1 sibling, 1 reply; 10+ messages in thread From: Juergen Borleis @ 2014-10-24 7:50 UTC (permalink / raw) To: barebox; +Cc: Uwe Kleine-König Hi Uwe, On Friday 24 October 2014 00:46:00 Uwe Kleine-König wrote: > [...] > #if defined CONFIG_ARCH_IMX23 > +/* > + * The pin definition of i.MX23 are strange. Bank 0's pins 0 .. 15 are defined > + * using PORTF(0, 0) .. PORTF(0, 15). Its pins 16 .. 31 however use PORTF(1, 0) > + * .. PORTF(1, 15). So the PORTF macro is more ugly than necessary. > + */ > +# define PORTF(bank,bit) (BANK((bank) / 2) | BANKPIN((((bank) & 1) << 4) | (bit)) | ERROR((bit) & ~15) | ERROR((bank) & ~7) > +# define VE_2_5V VOLTAGE(1) > # include <mach/iomux-imx23.h> > #endif > + Looks more like a strange implementation by myself. Did not remember why I have done it in this way... jbe -- Pengutronix e.K. | Juergen Borleis | Industrial Linux Solutions | http://www.pengutronix.de/ | _______________________________________________ barebox mailing list barebox@lists.infradead.org http://lists.infradead.org/mailman/listinfo/barebox ^ permalink raw reply [flat|nested] 10+ messages in thread
* Re: [PATCH 2/3] mxs: iomux-imx23/imx28: unify mode definition 2014-10-24 7:50 ` Juergen Borleis @ 2014-10-24 8:19 ` Uwe Kleine-König 2014-10-24 8:47 ` Juergen Borleis 0 siblings, 1 reply; 10+ messages in thread From: Uwe Kleine-König @ 2014-10-24 8:19 UTC (permalink / raw) To: Juergen Borleis; +Cc: barebox Hello Jürgen, when going to bed yesterday^Wearlier today I remembered that I wantet do Cc: you for this series. Great you noticed it anyhow :-) On Fri, Oct 24, 2014 at 09:50:21AM +0200, Juergen Borleis wrote: > Hi Uwe, > > On Friday 24 October 2014 00:46:00 Uwe Kleine-König wrote: > > [...] > > #if defined CONFIG_ARCH_IMX23 > > +/* > > + * The pin definition of i.MX23 are strange. Bank 0's pins 0 .. 15 are defined > > + * using PORTF(0, 0) .. PORTF(0, 15). Its pins 16 .. 31 however use PORTF(1, 0) > > + * .. PORTF(1, 15). So the PORTF macro is more ugly than necessary. > > + */ > > +# define PORTF(bank,bit) (BANK((bank) / 2) | BANKPIN((((bank) & 1) << 4) | (bit)) | ERROR((bit) & ~15) | ERROR((bank) & ~7) > > +# define VE_2_5V VOLTAGE(1) > > # include <mach/iomux-imx23.h> > > #endif > > + > > Looks more like a strange implementation by myself. Did not remember why I have > done it in this way... When Sascha is happy with the changes in this series we can clean that up. You didn't test that on an i.MX23 machine, do you? Best regards Uwe -- Pengutronix e.K. | Uwe Kleine-König | Industrial Linux Solutions | http://www.pengutronix.de/ | _______________________________________________ barebox mailing list barebox@lists.infradead.org http://lists.infradead.org/mailman/listinfo/barebox ^ permalink raw reply [flat|nested] 10+ messages in thread
* Re: [PATCH 2/3] mxs: iomux-imx23/imx28: unify mode definition 2014-10-24 8:19 ` Uwe Kleine-König @ 2014-10-24 8:47 ` Juergen Borleis 0 siblings, 0 replies; 10+ messages in thread From: Juergen Borleis @ 2014-10-24 8:47 UTC (permalink / raw) To: barebox; +Cc: Uwe Kleine-König Hi Uwe, On Friday 24 October 2014 10:19:49 Uwe Kleine-König wrote: > [...] > > > > Looks more like a strange implementation by myself. Did not remember why > > I have done it in this way... > > When Sascha is happy with the changes in this series we can clean that > up. > > You didn't test that on an i.MX23 machine, do you? Not yet. I could test it on our i.MX23 based Chumby (when I will have the time to do so...) jbe -- Pengutronix e.K. | Juergen Borleis | Industrial Linux Solutions | http://www.pengutronix.de/ | _______________________________________________ barebox mailing list barebox@lists.infradead.org http://lists.infradead.org/mailman/listinfo/barebox ^ permalink raw reply [flat|nested] 10+ messages in thread
* Re: [PATCH 2/3] mxs: iomux-imx23/imx28: unify mode definition 2014-10-23 22:46 ` [PATCH 2/3] mxs: iomux-imx23/imx28: unify mode definition Uwe Kleine-König 2014-10-24 7:50 ` Juergen Borleis @ 2014-11-03 12:18 ` Sascha Hauer 1 sibling, 0 replies; 10+ messages in thread From: Sascha Hauer @ 2014-11-03 12:18 UTC (permalink / raw) To: Uwe Kleine-König; +Cc: barebox On Fri, Oct 24, 2014 at 12:46:00AM +0200, Uwe Kleine-König wrote: > i.MX23 and i.MX28 iomux mode definitions differ for no good reason. > > Compared to the two previous definitions this introduces a few flags > that are not used yet but this changes in the next commit to detect > broken definitions. > > Apart from different constants this commit intends to be a no-op. If > there are changes in the register values there is either a bug in this > patch or the used mode is broken (e.g. a pullup value is defined for a > pin that has a bitkeeper). > > Signed-off-by: Uwe Kleine-König <u.kleine-koenig@pengutronix.de> > --- > arch/arm/mach-mxs/include/mach/iomux-imx23.h | 61 --------------------- > arch/arm/mach-mxs/include/mach/iomux-imx28.h | 60 -------------------- > arch/arm/mach-mxs/include/mach/iomux.h | 82 ++++++++++++++++++++++++++++ > 3 files changed, 82 insertions(+), 121 deletions(-) > > diff --git a/arch/arm/mach-mxs/include/mach/iomux-imx23.h b/arch/arm/mach-mxs/include/mach/iomux-imx23.h > index 39d69810ef08..1e225f8fc51b 100644 > --- a/arch/arm/mach-mxs/include/mach/iomux-imx23.h > +++ b/arch/arm/mach-mxs/include/mach/iomux-imx23.h > @@ -9,72 +9,11 @@ > * but WITHOUT ANY WARRANTY; without even the implied warranty of > * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the > * GNU General Public License for more details. > - * > */ > > -/* 3322222222221111111111 > - * 10987654321098765432109876543210 > - * ^^^_ Register Number > - * ^^^^____ Bit offset > - * ^^________ Function > - * ^__________ Drive strength feature present > - * ^___________ Pull up present > - * ^^____________ Drive strength setting > - * ^______________ Pull up / bit keeper setting > - * ^_______________ Voltage select present > - * ^________________ Voltage selection > - * ^____________________ direction if enabled as GPIO (1 = output) > - * ^_____________________ initial output value if enabled as GPIO and configured as output > - * ^______________________ Bit keeper present > - */ > #ifndef __ASM_MACH_IOMUX_MX23_H > #define __ASM_MACH_IOMUX_MX23_H > > -/* control pad's function */ > -#define FBIT_SHIFT (3) > -#define PORTF(bank,bit) (((bit) << FBIT_SHIFT) | (bank)) > -#define GET_PORTF(x) ((x) & 0x7) > -#define GET_FBITPOS(x) (((x) >> FBIT_SHIFT) & 0xf) > -#define GET_GPIO_NO(x) ((GET_PORTF(x) << 4) + GET_FBITPOS(m)) > -#define FUNC_SHIFT 7 > -#define FUNC(x) ((x) << FUNC_SHIFT) > -#define GET_FUNC(x) (((x) >> FUNC_SHIFT) & 3) > -#define IS_GPIO (3) > - > -/* control pad's GPIO feature if enabled */ > -#define GPIO_OUT (1 << 19) > -#define GPIO_VALUE(x) ((x) << 20) > -#define GPIO_IN (0 << 19) > -#define GET_GPIODIR(x) (!!((x) & (1 << 19))) > -#define GET_GPIOVAL(x) (!!((x) & (1 << 20))) > - > -/* control pad's drive strength */ > -#define SE (1 << 9) > -#define SE_PRESENT(x) (!!((x) & SE)) > -#define STRENGTH(x) ((x) << 11) > -#define S4MA 0 /* used to define a 4 mA drive strength */ > -#define S8MA 1 /* used to define a 8 mA drive strength */ > -#define S12MA 2 /* used to define a 12 mA drive strength */ > -#define S16MA 3 /* used to define a 16 mA drive strength, not all pads can drive this current! */ > -#define GET_STRENGTH(x) (((x) >> 11) & 0x3) > - > -/* control pad's pull up / bit keeper feature */ > -#define PE (1 << 10) > -#define BK (1 << 21) > -#define PE_PRESENT(x) (!!((x) & PE)) > -#define BK_PRESENT(x) (!!((x) & BK)) > -#define PULLUP(x) ((x) << 13) > -#define BITKEEPER(x) ((x) << 14) > -#define GET_PULLUP(x) (!!((x) & (1 << 13))) > -#define GET_BITKEEPER(x) (!!((x) & BITKEEPER(1))) > - > -/* control pad's voltage feature */ > -#define VE (1 << 14) > -#define VE_PRESENT(x) (!!((x) & VE)) > -#define VE_1_8V (0 << 15) > -#define VE_2_5V (0 << 15) /* don't ask my why, RTFM */ > -#define GET_VOLTAGE(x) (!!((x) & (1 << 15))) > - > /* Bank 0, pins 0 ... 15, GPIO pins 0 ... 15 */ > #define GPMI_D15 (FUNC(0) | PORTF(0, 15) | SE | PE) > #define GPMI_D15_AUART2_TX (FUNC(1) | PORTF(0, 15) | SE | PE) > diff --git a/arch/arm/mach-mxs/include/mach/iomux-imx28.h b/arch/arm/mach-mxs/include/mach/iomux-imx28.h > index c9ab8a93aea2..6119f3caf98d 100644 > --- a/arch/arm/mach-mxs/include/mach/iomux-imx28.h > +++ b/arch/arm/mach-mxs/include/mach/iomux-imx28.h > @@ -10,69 +10,9 @@ > * GNU General Public License for more details. > */ > > -/* 3322222222221111111111 > - * 10987654321098765432109876543210 > - * ^^^^^_ Bit offset > - * ^^^______ Register Number > - * ^^_________ Function > - * ^___________ Drive strength feature present > - * ^____________ Pull up present > - * ^^_____________ Drive strength setting > - * ^_______________ Pull up / bit keeper setting > - * ^________________ Voltage select present > - * ^_________________ Voltage selection > - * ^_____________________ direction if enabled as GPIO (1 = output) > - * ^______________________ initial output value if enabled as GPIO > - * and configured as output > - * ^_______________________ Bit keeper present > - */ > #ifndef __MACH_IOMUX_IMX28_H > #define __MACH_IOMUX_IMX28_H > > -/* control pad's function */ > -#define FBANK_SHIFT (5) > -#define PORTF(bank,bit) (((bank) << FBANK_SHIFT) | (bit)) > -#define GET_GPIO_NO(x) ((x) & 0xff) > -#define FUNC_SHIFT 8 > -#define FUNC(x) ((x) << FUNC_SHIFT) > -#define GET_FUNC(x) (((x) >> FUNC_SHIFT) & 3) > -#define IS_GPIO (3) > - > -/* control pad's GPIO feature if enabled */ > -#define GPIO_OUT (1 << 20) > -#define GPIO_VALUE(x) ((x) << 21) > -#define GPIO_IN (0 << 20) > -#define GET_GPIODIR(x) (!!((x) & (1 << 20))) > -#define GET_GPIOVAL(x) (!!((x) & (1 << 21))) > - > -/* control pad's drive strength */ > -#define SE (1 << 10) > -#define SE_PRESENT(x) (!!((x) & SE)) > -#define STRENGTH(x) ((x) << 12) > -#define S4MA 0 /* used to define a 4 mA drive strength */ > -#define S8MA 1 /* used to define a 8 mA drive strength */ > -#define S12MA 2 /* used to define a 12 mA drive strength */ > -#define S16MA 3 /* used to define a 16 mA drive strength, > - not all pads can drive this current! */ > -#define GET_STRENGTH(x) (((x) >> 12) & 0x3) > - > -/* control pad's pull up / bit keeper feature */ > -#define PE (1 << 11) > -#define BK (1 << 22) > -#define PE_PRESENT(x) (!!((x) & PE)) > -#define BK_PRESENT(x) (!!((x) & BK)) > -#define PULLUP(x) ((x) << 14) > -#define BITKEEPER(x) ((x) << 14) > -#define GET_PULLUP(x) (!!((x) & PULLUP(1))) > -#define GET_BITKEEPER(x) (!!((x) & BITKEEPER(1))) > - > -/* control pad's voltage feature */ > -#define VE (1 << 15) > -#define VE_PRESENT(x) (!!((x) & VE)) > -#define VE_1_8V (0 << 16) > -#define VE_3_3V (1 << 16) > -#define GET_VOLTAGE(x) (!!((x) & (1 << 16))) > - > /* Bank 0, GPIO pins 0 ... 31 */ > #define GPMI_RESETN (FUNC(0) | PORTF(0, 28) | SE | VE | PE) > #define GPMI_RESETN_SSP3_CMD (FUNC(1) | PORTF(0, 28) | SE | VE | PE) > diff --git a/arch/arm/mach-mxs/include/mach/iomux.h b/arch/arm/mach-mxs/include/mach/iomux.h > index 84496c6b8497..a647439303fc 100644 > --- a/arch/arm/mach-mxs/include/mach/iomux.h > +++ b/arch/arm/mach-mxs/include/mach/iomux.h > @@ -18,10 +18,92 @@ > > #include <types.h> > > +/* > + * The muxable pins on i.MX23 are organized in 4 banks. On i.MX28 there are 7 > + * banks. Each bank has up to 32 pins each. Furthermore for each pin some of the > + * following properties can be configured: > + * - drive strength: 4 mA, 8 mA, 12 mA or 16 mA > + * - pull up enabled or bit keeper enabled (a pin cannot have both) > + * - voltage: 1.8 V, 2.5 V (i.MX23 only) or 3.3 V (i.MX28 only) > + * - function: 0..3, with 3 being the GPIO functionality > + * > + * So a configuration for a given pin can be described in an unsigned integer of > + * length 32: > + * - [ 4: 0] bank pin > + * - [ 7: 5] bank > + * - [ 8] 1 iff pin has a switchable pull up > + * - [ 9] 1 iff pin has a switchable bit keeper > + * - [ 10] 1 iff pin has switchable drive strength > + * - [ 11] 1 iff pin has switchable voltage > + * - [13:12] function > + * - [ 14] 1 for enabled pull up > + * - [ 15] 1 iff [14] is a valid pull up value > + * - [ 16] 1 for enabled bit keeper > + * - [ 17] 1 iff [16] is a valid bit keeper value > + * - [19:18] value for drive strength i -> i * 4 mA > + * - [ 20] 1 iff [19:18] is valid > + * - [ 21] 0 for 1.8 V, 1 for 2.5 V resp. 3.3 V > + * - [ 22] 1 iff [21] is valid > + * - [ 23] 1 iff configure as GPIO out if function == 3 (i.e. GPIO) > + * - [ 24] initial value iff configured as GPIO out > + * - [ 25] error > + */ > + > +#define BANKPIN(p) (((p) & 31) | ERROR((p) & ~31)) > +#define BANK(b) ((((b) & 7) << 5) | (ERROR((b) & ~7))) > +#define PE (1 << 8) > +#define BK (1 << 9) > +#define SE (1 << 10) > +#define VE (1 << 11) > +#define FUNC(f) ((((f) & 3) << 12) | (ERROR((f) & ~3))) > +#define PULLUP(p) ((((p) & 1) << 14) | PEVALID | ERROR((p) & ~1)) > +#define PEVALID (1 << 15) > +#define BITKEEPER(b) ((((b) & 1) << 16) | BKVALID | ERROR((b) & ~1)) > +#define BKVALID (1 << 17) > +#define STRENGTH(s) ((((s) & 3) << 18) | SEVALID | ERROR((s) & ~3)) > +#define S4MA 0 > +#define S8MA 1 > +#define S12MA 2 > +#define S16MA 3 > +#define SEVALID (1 << 20) > +#define VOLTAGE(v) ((((v) & 1) << 21) | VEVALID | ERROR((v) & ~1)) > +#define VE_1_8V VOLTAGE(0) > +#define VEVALID (1 << 22) > + > +#define GPIO_OUT (1 << 23) > +#define GPIO_IN (0 << 23) > +#define GPIO_VALUE(v) ((((v) & 1) << 24) | ERROR((v) & ~1)) > + > +#define ERROR(x) (!!(x) << 25) > + > +#define GET_GPIO_NO(m) ((m) & 0xff) > +#define GET_FUNC(m) (((m) >> 12) & 3) > +#define PE_PRESENT(m) ((m) & PE) > +#define GET_PULLUP(m) (((m) >> 14) & 1) > +#define BK_PRESENT(m) ((m) & BK) > +#define GET_BITKEEPER(m)(((m) >> 16) & 1) > +#define SE_PRESENT(m) ((m) & SE) > +#define GET_STRENGTH(m) (((m) >> 18) & 3) > +#define VE_PRESENT(m) ((m) & VE) > +#define GET_VOLTAGE(m) (((m) >> 21) & 1) > +#define GET_GPIODIR(m) (!!((m) & GPIO_OUT)) > +#define GET_GPIOVAL(m) (!!((m) & GPIO_VALUE(1))) > +#define IS_GPIO 3 > + > #if defined CONFIG_ARCH_IMX23 > +/* > + * The pin definition of i.MX23 are strange. Bank 0's pins 0 .. 15 are defined > + * using PORTF(0, 0) .. PORTF(0, 15). Its pins 16 .. 31 however use PORTF(1, 0) > + * .. PORTF(1, 15). So the PORTF macro is more ugly than necessary. > + */ > +# define PORTF(bank,bit) (BANK((bank) / 2) | BANKPIN((((bank) & 1) << 4) | (bit)) | ERROR((bit) & ~15) | ERROR((bank) & ~7) This lacks a closing brace at the end. Fixed this. Sascha -- Pengutronix e.K. | | Industrial Linux Solutions | http://www.pengutronix.de/ | Peiner Str. 6-8, 31137 Hildesheim, Germany | Phone: +49-5121-206917-0 | Amtsgericht Hildesheim, HRA 2686 | Fax: +49-5121-206917-5555 | _______________________________________________ barebox mailing list barebox@lists.infradead.org http://lists.infradead.org/mailman/listinfo/barebox ^ permalink raw reply [flat|nested] 10+ messages in thread
* [PATCH 3/3] mxs: iomux-imx23/imx28: add additional checks on mode 2014-10-23 22:45 [PATCH 0/3] fixes and sanity checks for mxs pinmuxing Uwe Kleine-König 2014-10-23 22:45 ` [PATCH 1/3] mxs: iomux-imx28: Fix keeper/pullup/drive strength/voltage flags Uwe Kleine-König 2014-10-23 22:46 ` [PATCH 2/3] mxs: iomux-imx23/imx28: unify mode definition Uwe Kleine-König @ 2014-10-23 22:46 ` Uwe Kleine-König 2014-10-24 7:52 ` [PATCH 0/3] fixes and sanity checks for mxs pinmuxing Juergen Borleis 2014-10-27 5:14 ` Sascha Hauer 4 siblings, 0 replies; 10+ messages in thread From: Uwe Kleine-König @ 2014-10-23 22:46 UTC (permalink / raw) To: barebox This catches wrong modes: - request to enable the pull up on a pin that doesn't have one. - ditto for bit keepers, drive strength and voltage Additionally only write values for a given pin if the mode has the corresponding value set. Signed-off-by: Uwe Kleine-König <u.kleine-koenig@pengutronix.de> --- arch/arm/mach-mxs/iomux-imx.c | 23 +++++++++++++++++++---- 1 file changed, 19 insertions(+), 4 deletions(-) diff --git a/arch/arm/mach-mxs/iomux-imx.c b/arch/arm/mach-mxs/iomux-imx.c index 24295c5d78aa..84c6ca4ca72a 100644 --- a/arch/arm/mach-mxs/iomux-imx.c +++ b/arch/arm/mach-mxs/iomux-imx.c @@ -97,20 +97,35 @@ void imx_gpio_mode(uint32_t m) reg |= GET_FUNC(m) << ((gpio_pin % 16) << 1); writel(reg, IMX_IOMUXC_BASE + reg_offset); + if (m & ERROR(1)) + printf("%s: broken mode: 0x%08x\n", __func__, m); + + if ((m & (PE | PEVALID)) == PEVALID) + printf("%s: mode specifies PE, but pin not configurable: 0x%08x\n", __func__, m); + + if ((m & (BK | BKVALID)) == BKVALID) + printf("%s: mode specifies BK, but pin not configurable: 0x%08x\n", __func__, m); + + if ((m & (SE | SEVALID)) == SEVALID) + printf("%s: mode specifies SE, but pin not configurable: 0x%08x\n", __func__, m); + + if ((m & (VE | VEVALID)) == VEVALID) + printf("%s: mode specifies VE, but pin not configurable: 0x%08x\n", __func__, m); + /* some pins are disabled when configured for GPIO */ if ((gpio_pin > MAX_GPIO_NO) && (GET_FUNC(m) == IS_GPIO)) { printf("Cannot configure pad %u to GPIO\n", gpio_pin); return; } - if (SE_PRESENT(m)) { + if (SE_PRESENT(m) && (m & SEVALID)) { reg_offset = calc_strength_reg(gpio_pin); reg = readl(IMX_IOMUXC_BASE + reg_offset) & ~(0x3 << ((gpio_pin % 8) << 2)); reg |= GET_STRENGTH(m) << ((gpio_pin % 8) << 2); writel(reg, IMX_IOMUXC_BASE + reg_offset); } - if (VE_PRESENT(m)) { + if (VE_PRESENT(m) && (m & VEVALID)) { reg_offset = calc_strength_reg(gpio_pin); if (GET_VOLTAGE(m) == 1) writel(0x1 << (((gpio_pin % 8) << 2) + 2), @@ -120,14 +135,14 @@ void imx_gpio_mode(uint32_t m) IMX_IOMUXC_BASE + reg_offset + STMP_OFFSET_REG_CLR); } - if (PE_PRESENT(m)) { + if (PE_PRESENT(m) && (m & PEVALID)) { reg_offset = calc_pullup_reg(gpio_pin); writel(0x1 << (gpio_pin % 32), IMX_IOMUXC_BASE + reg_offset + (GET_PULLUP(m) == 1 ? STMP_OFFSET_REG_SET : STMP_OFFSET_REG_CLR)); } - if (BK_PRESENT(m)) { + if (BK_PRESENT(m) && (m & BKVALID)) { reg_offset = calc_pullup_reg(gpio_pin); writel(0x1 << (gpio_pin % 32), IMX_IOMUXC_BASE + reg_offset + (GET_BITKEEPER(m) == 1 ? -- 2.1.1 _______________________________________________ barebox mailing list barebox@lists.infradead.org http://lists.infradead.org/mailman/listinfo/barebox ^ permalink raw reply [flat|nested] 10+ messages in thread
* Re: [PATCH 0/3] fixes and sanity checks for mxs pinmuxing 2014-10-23 22:45 [PATCH 0/3] fixes and sanity checks for mxs pinmuxing Uwe Kleine-König ` (2 preceding siblings ...) 2014-10-23 22:46 ` [PATCH 3/3] mxs: iomux-imx23/imx28: add additional checks on mode Uwe Kleine-König @ 2014-10-24 7:52 ` Juergen Borleis 2014-10-27 5:14 ` Sascha Hauer 4 siblings, 0 replies; 10+ messages in thread From: Juergen Borleis @ 2014-10-24 7:52 UTC (permalink / raw) To: barebox; +Cc: Uwe Kleine-König On Friday 24 October 2014 00:45:58 Uwe Kleine-König wrote: > this series helped me to find pinmuxing problems on an i.MX28 machine. > > The pins either have a pull up, a bit keeper or neither. For example the > pin ENET0_RXD2 has a bit keeper, and so doing > > imx_gpio_mode(ENET0_RXD2 | VE_3_3V | STRENGTH(S8MA) | PULLUP(1)) > > obviously couldn't enable the pull up as requested. Instead it enabled the > bit keeper. With this series the above call results in a message that the > mode is invalid and the pullup and bitkeeper register settings are not > touched. > > Note that I didn't test on i.MX23 even though this SoC is affected, too. I > currently don't have an i.MX23 handy, so I couldn't test this part. Nice change set. Acked-by: Juergen Borleis <jbe@pengutronix.de> jbe -- Pengutronix e.K. | Juergen Borleis | Industrial Linux Solutions | http://www.pengutronix.de/ | _______________________________________________ barebox mailing list barebox@lists.infradead.org http://lists.infradead.org/mailman/listinfo/barebox ^ permalink raw reply [flat|nested] 10+ messages in thread
* Re: [PATCH 0/3] fixes and sanity checks for mxs pinmuxing 2014-10-23 22:45 [PATCH 0/3] fixes and sanity checks for mxs pinmuxing Uwe Kleine-König ` (3 preceding siblings ...) 2014-10-24 7:52 ` [PATCH 0/3] fixes and sanity checks for mxs pinmuxing Juergen Borleis @ 2014-10-27 5:14 ` Sascha Hauer 4 siblings, 0 replies; 10+ messages in thread From: Sascha Hauer @ 2014-10-27 5:14 UTC (permalink / raw) To: Uwe Kleine-König; +Cc: barebox On Fri, Oct 24, 2014 at 12:45:58AM +0200, Uwe Kleine-König wrote: > Hello, > > this series helped me to find pinmuxing problems on an i.MX28 machine. > > The pins either have a pull up, a bit keeper or neither. For example the pin > ENET0_RXD2 has a bit keeper, and so doing > > imx_gpio_mode(ENET0_RXD2 | VE_3_3V | STRENGTH(S8MA) | PULLUP(1)) > > obviously couldn't enable the pull up as requested. Instead it enabled the bit > keeper. With this series the above call results in a message that the mode is > invalid and the pullup and bitkeeper register settings are not touched. > > Note that I didn't test on i.MX23 even though this SoC is affected, too. I > currently don't have an i.MX23 handy, so I couldn't test this part. > > Uwe Kleine-König (3): > mxs: iomux-imx28: Fix keeper/pullup/drive strength/voltage flags > mxs: iomux-imx23/imx28: unify mode definition > mxs: iomux-imx23/imx28: add additional checks on mode Applied, thanks Sascha -- Pengutronix e.K. | | Industrial Linux Solutions | http://www.pengutronix.de/ | Peiner Str. 6-8, 31137 Hildesheim, Germany | Phone: +49-5121-206917-0 | Amtsgericht Hildesheim, HRA 2686 | Fax: +49-5121-206917-5555 | _______________________________________________ barebox mailing list barebox@lists.infradead.org http://lists.infradead.org/mailman/listinfo/barebox ^ permalink raw reply [flat|nested] 10+ messages in thread
end of thread, other threads:[~2014-11-03 12:18 UTC | newest] Thread overview: 10+ messages (download: mbox.gz / follow: Atom feed) -- links below jump to the message on this page -- 2014-10-23 22:45 [PATCH 0/3] fixes and sanity checks for mxs pinmuxing Uwe Kleine-König 2014-10-23 22:45 ` [PATCH 1/3] mxs: iomux-imx28: Fix keeper/pullup/drive strength/voltage flags Uwe Kleine-König 2014-10-23 22:46 ` [PATCH 2/3] mxs: iomux-imx23/imx28: unify mode definition Uwe Kleine-König 2014-10-24 7:50 ` Juergen Borleis 2014-10-24 8:19 ` Uwe Kleine-König 2014-10-24 8:47 ` Juergen Borleis 2014-11-03 12:18 ` Sascha Hauer 2014-10-23 22:46 ` [PATCH 3/3] mxs: iomux-imx23/imx28: add additional checks on mode Uwe Kleine-König 2014-10-24 7:52 ` [PATCH 0/3] fixes and sanity checks for mxs pinmuxing Juergen Borleis 2014-10-27 5:14 ` Sascha Hauer
This is a public inbox, see mirroring instructions for how to clone and mirror all data and code used for this inbox