From: Andrey Smirnov <andrew.smirnov@gmail.com>
To: Sascha Hauer <s.hauer@pengutronix.de>
Cc: Barebox List <barebox@lists.infradead.org>
Subject: Re: [PATCH 10/11] ARM: nxp-imx8mq-evk: Add bootflow comments
Date: Tue, 3 Jul 2018 11:00:40 -0700 [thread overview]
Message-ID: <CAHQ1cqF3dtONQskz-d+h5ZSVBX2G+aSCk1=TF=dGoQzEp=qO9g@mail.gmail.com> (raw)
In-Reply-To: <20180702054837.qukui3js3uhtsqfl@pengutronix.de>
On Sun, Jul 1, 2018 at 10:48 PM Sascha Hauer <s.hauer@pengutronix.de> wrote:
>
> On Fri, Jun 29, 2018 at 08:48:59PM -0700, Andrey Smirnov wrote:
> > Add some notes on how the boot-flow goes while I still remember it.
> >
> > Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com>
> > ---
> > arch/arm/boards/nxp-imx8mq-evk/lowlevel.c | 42 +++++++++++++++++++++--
> > 1 file changed, 40 insertions(+), 2 deletions(-)
> >
> > diff --git a/arch/arm/boards/nxp-imx8mq-evk/lowlevel.c b/arch/arm/boards/nxp-imx8mq-evk/lowlevel.c
> > index c2dc6460a..7dd778c21 100644
> > --- a/arch/arm/boards/nxp-imx8mq-evk/lowlevel.c
> > +++ b/arch/arm/boards/nxp-imx8mq-evk/lowlevel.c
> > @@ -66,6 +66,26 @@ static void nxp_imx8mq_evk_sram_setup(void)
> > BUG_ON(ret);
> > }
> >
> > +/*
> > + * Power-on execution flow of start_nxp_imx8mq_evk() might not be
> > + * obvious for a very frist read, so here's, hopefully helpful,
> > + * summary:
> > + *
> > + * 1. MaskROM uploads PBL into OCRAM and that's where this function is
> > + * executed for the first time
> > + *
> > + * 2. DDR is initialized and full i.MX image is loaded to the
> > + * beginning of RAM
> > + *
> > + * 3. start_nxp_imx8mq_evk, now in RAM, is executed again
> > + *
> > + * 4. BL31 blob is uploaded to OCRAM and the control is transfer to it
> > + *
> > + * 5. BL31 exits EL3 into EL2 at address MX8MQ_ATF_BL33_BASE_ADDR,
> > + * executing start_nxp_imx8mq_evk() the third time
> > + *
> > + * 6. Standard barebox boot flow continues
> > + */
> > ENTRY_FUNCTION(start_nxp_imx8mq_evk, r0, r1, r2)
> > {
> > arm_cpu_lowlevel_init();
> > @@ -73,11 +93,29 @@ ENTRY_FUNCTION(start_nxp_imx8mq_evk, r0, r1, r2)
> > if (IS_ENABLED(CONFIG_DEBUG_LL))
> > setup_uart();
> >
> > - if (get_pc() < MX8MQ_DDR_CSD1_BASE_ADDR)
> > + if (get_pc() < MX8MQ_DDR_CSD1_BASE_ADDR) {
> > + /*
> > + * We assume that we were just loaded by MaskROM into
> > + * SRAM if we are not running from DDR. We also assume
> > + * that means DDR needs to be initialized for the
> > + * first time.
> > + */
> > nxp_imx8mq_evk_sram_setup();
> > -
> > + }
> > +
> > + /*
> > + * Straight from the power-on we are at EL3, so the following
> > + * code _will_ load and jump to ATF.
> > + *
> > + * However when this function is re-executed upon exit from
> > + * ATF's initialization routine, it is EL2 and it is
> > + * short-circuited to a no-op.
> > + */
> > imx8mq_atf_load_bl31(imx_imx8m_bl31_bin);
>
> Maybe the flow would be more clear if we add a if (current_el() == 3)
> around the imx8mq_atf_load_bl31()
>
Yeah, I think so too. I'll make the change in v2.
Thanks,
Andrey Smirnov
_______________________________________________
barebox mailing list
barebox@lists.infradead.org
http://lists.infradead.org/mailman/listinfo/barebox
next prev parent reply other threads:[~2018-07-03 18:01 UTC|newest]
Thread overview: 23+ messages / expand[flat|nested] mbox.gz Atom feed top
2018-06-30 3:48 [PATCH 00/11] ARM: i.MX8MQ and EVK support, part II Andrey Smirnov
2018-06-30 3:48 ` [PATCH 01/11] ARM: nxp-imx8mq-evk: Update DDR initialization code Andrey Smirnov
2018-06-30 3:48 ` [PATCH 02/11] ARM: Add code to support SMCCC on AArch64 Andrey Smirnov
2018-07-02 6:26 ` Sascha Hauer
2018-07-03 17:44 ` Andrey Smirnov
2018-06-30 3:48 ` [PATCH 03/11] ARM: i.MX8MQ: Configure cntfrq only in EL3 Andrey Smirnov
2018-06-30 3:48 ` [PATCH 04/11] ARM: i.MX8MQ: Add a macro to load BL31 ATF blob Andrey Smirnov
2018-07-02 6:25 ` Sascha Hauer
2018-07-03 17:58 ` Andrey Smirnov
2018-07-19 23:01 ` Andrey Smirnov
2018-06-30 3:48 ` [PATCH 05/11] ARM: i.MX: xload-esdhc: Move image base to MX8MQ_ATF_BL33_BASE_ADDR Andrey Smirnov
2018-06-30 3:48 ` [PATCH 06/11] ARM: i.MX: xload-esdhc: Allow patching first word of the image Andrey Smirnov
2018-07-02 6:20 ` Sascha Hauer
2018-07-03 18:12 ` Andrey Smirnov
2018-06-30 3:48 ` [PATCH 07/11] ARM: i.MX: fimware: Add pre-built BL31 ATF blob Andrey Smirnov
2018-07-02 5:23 ` Sascha Hauer
2018-07-03 17:59 ` Andrey Smirnov
2018-06-30 3:48 ` [PATCH 08/11] ARM: nxp-imx8mq-evk: Add code to load ATF BL31 blob Andrey Smirnov
2018-06-30 3:48 ` [PATCH 09/11] ARM: i.MX8MQ: Query and display ATF fimware hash if availible Andrey Smirnov
2018-06-30 3:48 ` [PATCH 10/11] ARM: nxp-imx8mq-evk: Add bootflow comments Andrey Smirnov
2018-07-02 5:48 ` Sascha Hauer
2018-07-03 18:00 ` Andrey Smirnov [this message]
2018-06-30 3:49 ` [PATCH 11/11] firmware: Fix copy-paste comment mistake Andrey Smirnov
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to='CAHQ1cqF3dtONQskz-d+h5ZSVBX2G+aSCk1=TF=dGoQzEp=qO9g@mail.gmail.com' \
--to=andrew.smirnov@gmail.com \
--cc=barebox@lists.infradead.org \
--cc=s.hauer@pengutronix.de \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox